# Data Layout Transformation for Stencil Computations on Short-Vector SIMD Architectures

Tom Henretty<sup>1</sup> Kevin Stock<sup>1</sup> Louis-Noël Pouchet<sup>1</sup> Franz Franchetti<sup>2</sup> J. Ramanujam<sup>3</sup> P. Sadayappan<sup>1</sup>

> <sup>1</sup> The Ohio State University <sup>2</sup> Carnegie Mellon University <sup>3</sup> Louisiana State University

March 29, 2011 ETAPS CC'11 Saarbrucken, Germany



#### Outline

#### Introduction

- 2 Vectorization of Stencils
- Stream Alignment Conflict
- 4 Data Layout Transformation
- 5 Compiler Framework
- 6 Experimental Results

#### Conclusion

#### **Short-Vector SIMD**

Perform identical computation on small chunks of data

- Operations are independent
- Vector size: from 2 to 64
- Packing operations to form a vector (shuffle, extract, ...)
- Low latency, multiple SIMD units per CPU
  - Maximal Speedup equals the vector size
- Ubiquitous feature on modern processors
  - x86 SSE, AVX
  - Power VMX / VSX
  - ARM NEON
  - Cell SPU

## **A Brief on Stencil Computations**

- Typically: iterative update of a structured (fixed) grid
- Compute a point from neighbor points values
  - Same grid / multiple grids
- Numerous application domains use stencils
  - Finite difference methods for solving PDEs
  - Image processing
  - Computational electromagnetics, CFD, numerical relativity, ...
- Domain-Specific Languages for Stencils (Fenics, RNPL, ...)

#### **Stencil Example**





(b) Arrays a, b, and stencil detail

#### **Vectorization of Stencil Computation**

- Two "main" types of stencils
  - Jacobi-like: the output does not depend on the input
  - Seidel-like: in-place update
- Loop transformations expose tiling possibilities, and at least one inner-most parallel loop
- Auto-vectorization successful (ICC, GCC)...
- ...But SIMD speedup is far from optimal!

#### **Performance Consideration**

| for $(t = 0; t <$ | T; ++t) {     |             | for $(t = 0; t < T; ++t)$ {        |            |             |  |  |  |
|-------------------|---------------|-------------|------------------------------------|------------|-------------|--|--|--|
| for (i = 0; i     | < N; ++i)     |             | for $(i = 0; i < N; ++i)$          |            |             |  |  |  |
| for (j = 1;       | j < N+1; ++j) |             | for $(j = 0; j < N; ++j)$          |            |             |  |  |  |
| S1: C[i][j] =     | A[i][j] + A[: | i][j-1];    | S3: $C[i][j] = A[i][j] + B[i][j];$ |            |             |  |  |  |
| for (i = 0; i     | < N; ++i)     |             | for (i = 0; i < N; ++i)            |            |             |  |  |  |
| for (j = 1;       | j < N+1; ++j) |             | for $(j = 0; j < N; ++j)$          |            |             |  |  |  |
| S2: A[i][j] =     | • C[i][j] + C | [i][j-1];   | S4: A[i][j] = C[i][j] + B[i][j];   |            |             |  |  |  |
| }                 |               |             | }                                  |            |             |  |  |  |
|                   | AMD Phenom    | 1.2 GFlop/s |                                    | AMD Phenom | 1.9 GFlop/s |  |  |  |
| Performance:      | Core2         | 3.5 GFlop/s | Performance:                       | Core2      | 6.0 GFlop/s |  |  |  |
|                   | Core i7       | 4.1 GFlop/s |                                    | Core i7    | 6.7 GFlop/s |  |  |  |
|                   |               |             |                                    |            |             |  |  |  |
| (a) Stencil code  |               |             | (b) Non-Stencil code               |            |             |  |  |  |

Stencil code (a) has much lower performance than the non-stencil code (b) despite accessing 50% fewer data elements

7

## **Stream Alignment Conflict**



for (i = 0; i < H; i++)
for (j = 0; j < W - 1; j++)
A[i][j] = B[i][j] + B[i][j+1];</pre>

#### MEMORY CONTENTS



#### x86 ASSEMBLY

movaps B(...), %xmml movaps 16+B(...),%xmm2 movaps %xmm2, %xmm3 palignr \$4, %xmm1, %xmm3 ;; Register state here addps %xmm1, %xmm3 movaps %xmm3, A(...)

Load and shuffle:

- Load [I, J, K, L] and [M, N, O, P]
- Shuffle to create [J,K,L,M]
- Multiple unaligned loads
  - Load [I, J, K, L] and [J, K, L, M]
  - Not possible on architectures with alignment constraints

#### **Overview of the Solution**

- Stream Alignment Conflict: adjacent elements in memory maps to adjacent vector slots
- Key idea: break this property, to have both operands in identical vector slot
- Achieved through Data Layout Transformation
  - No shuffle needed
  - No extra unaligned load
  - But not trivial to achieve!

#### **Data Layout Transformation Example**



## **Handling Boundaries**



## **Higher-dimensional Stencils**



(a) Original Layout

(b) Transformed Layout

|    |    |    |    | <b>w</b> 0 | w1 | w2 | w3 |    |  |
|----|----|----|----|------------|----|----|----|----|--|
| n0 | n1 | n2 | n3 | с0         | c1 | c2 | c3 | s0 |  |
|    |    |    |    | e0         | e1 | e2 | e3 |    |  |
|    |    |    |    |            |    |    |    |    |  |
|    |    |    |    |            |    |    |    |    |  |

1

0

2

s3

## **Overview of Code Generation Algorithm**

- Detect arrays/statements that suffers from SAC
- Perform Dimension-Lift-and-Transpose of those arrays
- Generate Vector code for the inner-loop
  - Ghost cell copy-in and copy-out code
  - Boundary code
  - Steady state code

#### **Detection of Stream Alignment Conflict**

- Standard compiler framework operating on array subscript functions
- Main idea: detect cross-iteration reuse
- Robust to stream offset via iteration shifting
  - Minimize the reuse distance
  - Some alignment conflicts are artificial and fixed with stream realignment
- Requires the window of the stencil to be constant
  - The window size is used to compute the amount of ghost cells

## **Experimental Setup**

#### Experiments run on 3 architectures (x86):

- Intel Core2 Quad (Kentsfield): SAC resolved with low-performance shuffles
- AMD Phenom (K10): SAC resolved with average-performance shuffles
- Intel Core i7 (Nehalem): SAC resolved with fast redundant loads
- Data is L1-resident
  - assume tiling was performed beforehand if necessary
- Tested compiler: Intel ICC 11.1

#### **Three Code Variants Evaluated**

#### Ref: reference code

- Straightforward C implementation
- Always auto-vectorized by the compiler
- OLT: basic layout transformed
  - Straightforward C implementation with DLT arrays
  - Always auto-vectorized by the compiler
- OLTI: intrinsics + layout transformed
  - C implementation with DLT arrays and SSE vector intrinsics

#### **Single Precision Results**

#### Single Precision DLT Results L1 Cache Resident



#### **Double Precision Results**

#### Double Precision DLT Results L1 Cache Resident



## **Summary of Experiments**

- Performance improvement matches the shuffle/unaligned load costs
- Tested higher-dimensional stencils show less improvement:
  - more intra-stencil dependences
  - higher cache pressure
- Manual check of the ASM showed no shuffle, no redundant load instructions

#### Conclusion

 Stream Alignment Conflict is the performance bottleneck for auto-vectorized stencils

- Impact varies with micro-architecture characteristics, but is always significant
- A data layout transformation can solve this problem
- Strong performance improvement observed
  - Manual vectorization still beats automatic vectorization